Name: Syeda Nowshin Ibnat

ID: 17183103020

Intake: 39 (1)

Course title: Microprocessor and Microcontroller

Course code: CSE 315

Semester; Summer 2020

Name: Syeda Nowshin Ibnat

ID: 17183103020

1

# Answer to the question 1(a) [Part-1]

Soln: Segmentation is the process in which the main memory of the computer is logically divided into different segments and each segment has its own base address. It is basically use to enhance the speed of execution of the computer system, so that the processor is able to tetch and execute the data from the memory easily and an on of the neasons to divide the physical memory of 8086 into segment is that different type of segment can do different works. More neasons—

- 1) It provides a powerfull memory management mechanism.
- 2) Data nelated or stack nelated operations can be performed in different segments.
- 3) It allows to extend the address ability of the processor, i.e. segmentation allows the use of 16 bit negisters to give an addressing capability of 1 Megabytes. Without segmentation, it would nequine 20 bit negistors.
- 4) It allows to processes to easily share data.

1人公园上图5

#### Part-2

Given, DS = 0200H, BX = 0300H, DI = 0400H

(i) MOVAL, [1234H] -> DSX 10H+ 1234H

= 0200H X 10H + 1234H

= 02000 H + 1234H

(ii) MOV AX, [BX] → 0200H X 10H + 0300H (DS X 10H+ 0300H) =03234H

= 02000H + 0300H

= 02300H

(iii) MOV [DI], AL → 0200H X 10H + 0400H (D.5 × 10H + 0400H)

= 02000H + 0400H

= 02400H

Hm:

Answer to the question 160)

[Part - 1]

biven that, the address bus size is 22 bits. With 32 bits, we can address 232 bytes, thus we have 22230=4018 of address space. But here we only need 22 bits for the address.

The 1120 of the memory is = 222 = 4194304 4MB

#### Part-2

Given, Physical address 4A37Bh.

(i) Segment a number = 40FFh

Soln: Formula: Physical address = Segment X 10H+ Offset

- > 4A37Bh = 40FFhx10h + Offset
- => 4A37Bh = 40FFOh toffset
  - => 4A37Bh-40FFOH = Offset
  - .: Offset = 038Bh
- (ii) Offset address = 123Bh

Soin: Formula: Physical address = Segment x 10h toffset

- > 4A37Bh = Segment x10h + 123Bh
- => 4A37Bh-123Bh = Segment x 10h
- => 49140h = Segment x 10h
- => 49140h/10 = Segment
  - : Segment = 4914h

Am:

#### Answer to the question 2(a)

Soin: From the question of find that,

Pin P1.0 works as --- Motion Sennor

P2 -> light connected

Connidor light obb →"0" when no ones there

Any movement p1.0 = high -Co light connected to P2 on→"1"

NOW,

connesponding 8051 assembly code:-

SETB P1.0; make P1.0 an input

ALIAIN: MOV C, P1.0; nead Ms status (here, Ms = Motion Sennor)

MOV P2, C; send Ms status to lights.

SJMP AMAIN; Keep nepeating

Here, 12 in using as output pin. In 8051 miec mieno

In so mic no controller we can use switch of a light in one pin and light in another pin. And we can controll it by using switch. Here, we have I have to use a motion senson instead of switch. And if i use the motion sennor here, and connect it with P1:0 Pin so, when Pin P1.0 is high (1) (motion aendon sende and movement) then P2 will be twined on (lights on). And when P1.0 Pin in low (0) (motion nennon senne does not sense any movement) then P2 will be twined OFF (lightn off). So, to do thin 4 have to know the status of the motion pennon. That's why & use o canny flag (cF) here. And then sending the status to P2 Pin. so, the given code can be use as it dende the motion sensor status first then send it to the lightn.

Am.

CX = A35FH

10030183181 01

### Answer to the question 2(b)

Soln: Given,

AX = A35FH

BX = F535H

And Instructions, MOV ex, AX

ADD AX,CX

AX, BX SUB

NOW.

1st Instruction

No flag bits are affected. But value of Ax copies to cx.

SO, CX = ABFFH

and Instruction

For this instruction all the glag bits as will be affected. AX = A35FH

Ax -> A35FH = [1010001101011111

(+)°CX → A35FH = 1010001101011111 1010001101011110

canny & I has of nesult

```
NOW,
```

## Status of the flag bits:

Here, Carny flag (CF) = 1 (here, carny=1) Sign flag (SF) = 0 (positive number) Zeno flag (ZF) = 0 (All the bits are not 0) parity flag (PF) =0 (number 0/2 1 in 0 dd) Auxiliany flag (AF) = 1 (causes a cariny or bonnow

Overflow flag (0) = 1 (there is an overflow)

NOW, AX = 46BE (Hence, AX = AX+eX)

#### 3nd Instruction

For → SUB AX, BX An flag bits will be affected because of this instruction. so, AX → 46BE = [01000110 101111]0

(-) 
$$GX \rightarrow F535H = 11110101 00110101$$

10101111001110111

#### Now, Status of the flag bith:

CF=0 (no canny)

SF=1 (negative number)

2F=0 (All the bits are not 0)

PF=1 (number of 1 in even)

AF=1 (when causes a carring or bornow-bit 3+04)

0=0 (no overtlow here)

00020158161 101

# Answer to the question 3(0)

MOV [SI+2000H], BP biven,

Opcode = MOV = 100010

D = Transfer to RIM (memony) = 0

W = 16 bit / world = 1

So, byte 1 of machine code will be = 10001001 w

MOD = 16 bid bit displacement = 10

REG = Destination = 9BP = 101

R/M = Sounce = DS:[SI] = 100

so, byte 2 of machine code will be = 10101100 w Here, Displacement = 2000 H

50, byte 3 of machine code will be = 0000 0111 1101 1010

.. The machine code will be in =

10001001 10101100 0000 0111 1101 1010 B

TD: 17183103020

soin: (ii)

Viven, 8B872DXXH

Last 2 digit of my ID = 20

So, it is = 8B872D20H

Lef's take it as a 16-bit instruction mode. It is not prefixed by 66H or 66 67H. SO, First byte 8B is opcode.

1°t byte

|   |   | Opec | DE |   | - 11 | D | W |
|---|---|------|----|---|------|---|---|
| 1 | 0 | 0    | 0  | 1 | 0    | 1 | 1 |

Ø opeode = 100010 = MOV

 $\square$  D = 1 = R/M  $\rightarrow$  REG

M W = 1 = WORD

and byte

Second byte in = 87

| MOD |   |   | REG |   | R/M |    |    |  |
|-----|---|---|-----|---|-----|----|----|--|
| 1   | 0 | 0 | 0   | 0 | 1   | 11 | 11 |  |

· Other 1:1:1:

MOD = 10 => 16 bit displacement

□ REU = 000 = BAL = Destination

□ R/M = 111 = Ds:[Bx] B = Sounce

# 317d and 4th byte

Thind and fourth byte in = 2020

If we convent 2020 to binary  $\rightarrow$  2020 = 0010 1101 0010 0000 B

- Dinplacement = 11552H

Let's put all together. The instruction (8B872D20H)
moves a byte from memory address to register:
i.e: MOV AL, [BX+11557H]

1. C. 13 (1. 5 (1. 5 )

Am:

## Answer to the question 3(b)

Soln: Given. Crystal frequency = 15.0592 MHz

NOW 15.0592 3MHz = 15.0592 X1083

= 1254.03333 KHZ = 1254.03 KHZ

Machine cycle  $ih = \frac{1}{1254.033} KH2$ = 0.7968 US

FOR HERE LOOP.

= (2x250) x 0.91632 · US

= 458.2648

For ALIAIN LOOP, (Here again 100p repeats 220 times)

50, 220 × 458.16 US = 100705.2 US

MOV R3, # 250 and DJN2R2, AGAIN . . at At the

start and end of the again loop" add

 $= (6 \times 220 \times 0.91632) \text{ US}$  = 12.09.54 US

An a nesult = (100705.2+1200.54) = 102004.7445 Delay increased by 15%.

So, 
$$0.7968 \times \frac{15}{100}$$
  
=  $0.11952$ 

After increasing 15%, size of the delay in now.

0.7968+0.11952

= 0.91632



Am;